## **ASSIGNMNET-3**

## LALIT MEENA - 2019CS50439 ISHAN ANCHIT - 2019CS50434

In this assignment we learned and designed to display multiple decimal/hexadecimal digits using 7- segment displays. Here we designed general module of quadruple seven segment display.

Submission folder (2019CS50439\_2019CS50434) contains -

project3.xdc - constraint file project3\_a2.vhd -vhdl code file sevenseg.bit - bitstream file A3\_report.pdf- report file

Some details of main steps involved in Assignment3 and related lab work are in next pages -

For Assignment3, we first designed and simulated on Edaplaground before lab-

#### **EDA PLAYGROUND Code and simulation-**



#### **EDA PLAYGROUND EPWAVE**



In EDAPLAYGROUND ,simulated designed code for Assignment-2,for it created separate testbench and then tested for different values of fourt signal

## New project2 on Vivado-



### VHDL code on Vivado -

```
∑ Project Summary × @ project3.vhd × ♪ project3.xdc × ⋈ Schematic (2) × ♪ Utilization Report - synth 1 ×
home/dual/cs5190439/COL215P/project_3/project_3.srcs/sources_1/new/project3.vhd
                -- Additional Comments:
631
40
      ×
               -- use IEEE.NUMERIC_STD.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
//
Pentity sevensey4 15
port(
   inputs: in std_logic_vector(15 downto 0);
   clock : in std_logic; --clock 100Mhz
--, reset
   anodes: out std_logic_vector(3 downto 0);
   sevens: out std_logic_vector(6 downto 0)
);
4
V
        38
39
40
             -- architecture

architecture funct4 of sevenseg4 is
signal fours : std_logic_vector(3 downto 0);-- :="0000"
signal rounter: std_logic_vector(19 downto 0):= (others => '0');-- refresh counter
--for creating refresh period of 10.5ms
             -- Tor creating refresh period of 10.5ms
signal selector: std_logic_vector(1 downto 0);
begin
              --refresh rate range most probably 1ms to 16ms
            --for generating timing/refreshing signals
process(clock)
begin
-- if (reset = '1') then
rcounter <= (others => '0');
if rising_edge(clock) then
rcounter <= rcounter +X"1";
```

The code is also provided in the submission file

### **DESCRIPTION**

Here we assumed normal indexing of segments of seven segment display(B-2,etc)

Here the code takes 16 bit input through the switches for the 4 LEDs (4 bits for each) and displays the respected digit.

The refresh rate (the rate when every LED is switched to) is around 10ms.

Refreshing LEDs at this frequency gives us the perception that all LEDs are on at the same time, as this frequency around 95Hz (10.5 ms refresh period used in submitted code) which is greater than persistence vision of frequency - 25 Hz

Our eyes are able to percept proper displays for the refresh rate range of around 1ms – 16ms.

But at last we have also tested thoroughly to determine refresh rate range in our setup, found fine display refresh rate range, 0.01ms -20.9 ms.

Below is timing diagram for refreshing the 4-digit seven-segment display on Basys 3 FPGA-



Seven-segment display timing diagram

We are able to display 4 digits ,by activating one of anode ,and putting corresponding seven segment cathode values, then switching at refresh period/4

For it ,in our code we take counter of length 20,for refresh period of 10.5 ms and for above selecting logic ,took 2 msb bits of counter vector.



### **Constraint file**

## Anodes and cathodes matching-



## Used 16 switches to give decimal/hexadecimal input to BASYS 3 board-



## Simulation of design on Vivado-

Simulated our design by changing values of signal inputs (below simulated WAVE results)-



Let understand simulation example ,here in above ,inputs =X"4321"

Anodes="0111" and fours =x"4" as value of rcounter =X"C838F" which help in choosing these value as selector ="11"

Similarly below examples can be understood in this way.









These simulation pics are taken by snapshots at different interval while running clock

After doing above steps or till simulation work, then for implementing design on basys board, we first synthesized design, ran the implementation , then generated Bitstream and finally opened the hardware manager to program device.

## Testing on FPGA, Basys 3 board -

We have displayed the pattern 4321 by giving the input 0100001100100001



### **Resources utilization-**



## **Device view-**



## **SCHEMETIC VIEW-**

Here is the circuit for 4digit seven segment multiple display ,refresh period-10.5ms.



# Below is time taking hardwork for finding refresh rate range by testing on board-

For below procedure, images decription is above and its image below...

For refresh period of 10.5 sec,Rcounter size is 20 bit(Submitted code)-



# Below is generalization of attempt for calculating refresh rate range,let—

rcounter length – nbits

refresh period = 2^n /10^8 sec(as clock 100 Mhz)

So we found, refresh rate range for fine display- 0.01ms -20.9 ms

## Below,rcounter length -26...

Changes seeing by eye..like rotating





# $Rcounter\ length-21\ {\tiny (max\ period\ limit)}$













## Rcounter length – 10(min limit)-Anshul Sir verified















Report became long due to adding this range part (but Anshul sir adviced us to do this method).

# Thank you!